A 0.87 W transceiver IC for 100 gigabit ethernet in 40 nm CMOS

  • Hyosup Won
  • , Taehun Yoon
  • , Jinho Han
  • , Joon Yeong Lee
  • , Jong Hyeok Yoon
  • , Taeho Kim
  • , Jeong Sup Lee
  • , Sangeun Lee
  • , Kwangseok Han
  • , Jinhee Lee
  • , Jinho Park
  • , Hyeon Min Bae

Research output: Contribution to journalArticlepeer-review

30 Scopus citations

Abstract

This paper describes a low-power 100 Gigabit Ethernet transceiver IC compliant with IEEE802.3ba 100GBASE-LR4 in 40 nm CMOS. The proposed bidirectional full-duplex transceiver IC contains a total of eight 28 Gb/s CDRs. Each CDR lane incorporates phase-rotator-based delay- and phase-locked loop (D/PLL) architecture for enhanced jitter filtering. All the CDR lanes operate independently while sharing a single voltage-controlled oscillator and supporting referenceless clock acquisition. To reduce power consumption, a multidrop clock distribution scheme with single on-chip transmission-line (T-line) and quadrate RX and TX schemes without CML logic gates are incorporated. Embedded built-in self-test modules featuring a random accumulation jitter generator enables bit error rate (BER) and jitter tolerance self tests without any external equipment. The TX featuring a three-tap pre-emphasis provides a variable output swing ranging from 478 mVppd to 1.06 Vppd. RX equalizers employing a continuous-time linear equalizer and a one-tap decision feedback equalizer compensate for the channel loss up to 25 dB at the Nyquist rate. The measured RX input sensitivity for a BER of 10-12 is 42 mVppd. The proposed IC consumes only 0.87 W at 28.0 Gb/s with a BER less than 10-15 on PRBS31 testing. The power efficiency of the proposed transceiver is 3.9 mW/Gb/s, which is the best among the efficiencies achieved by recently published 25 Gb/s transceivers.

Original languageEnglish
Article number6973043
Pages (from-to)399-413
Number of pages15
JournalIEEE Journal of Solid-State Circuits
Volume50
Issue number2
DOIs
StatePublished - 1 Feb 2015

Bibliographical note

Publisher Copyright:
© 2014 IEEE.

Keywords

  • 100 Gigabit Ethernet
  • Clock and data recovery (CDR)
  • delay- and phase-locked loop (D/PLL)
  • input sensitivity
  • jitter tolerance (JTOL)
  • jitter transfer (JTRAN)
  • low power
  • phase rotator
  • serial link
  • transceiver

Fingerprint

Dive into the research topics of 'A 0.87 W transceiver IC for 100 gigabit ethernet in 40 nm CMOS'. Together they form a unique fingerprint.

Cite this